Top Page | English | 简体中文 | 繁體中文 | 한국어 | 日本語
Tuesday, 7 February 2017, 08:40 HKT/SGT
Share:
    

Source: Fujitsu Ltd
Fujitsu and University of Toronto Develop World's Lowest Power Referenceless CDR for Optical Modules
Contributing to improved processing capability in datacenters through miniaturizing and saving power in optical modules

KAWASAKI, Japan, Feb 7, 2017 - (JCN Newswire) - The University of Toronto and Fujitsu Laboratories Ltd. today announced joint development of the world's lowest power referenceless CDR(1). The newly developed circuit operates with 55% of the power requirements of previous technology for optical modules in Ethernet used for communication between servers and switches in datacenters.

Figure 1: Structure of the connection between a CPU and an optical module using referenceless CDRs

Figure 2: Architecture of existing referenceless CDR and frequency difference detection

Figure 3: Timing detection method

Figure 4: New referenceless CDR architecture

With the spread of big data analysis and cloud services, there has been a demand for faster and denser optical modules in order to provide high data transfer capability between servers and switches, which has necessitated miniaturization and reductions in power consumption.

To speed up and miniaturize optical modules, referenceless CDR technology has been developed that does not require a crystal oscillator to produce the standard timing. With existing referenceless CDRs, however, the circuit that detects discrepancies in the timing cycle for reading input data has high power consumption, leading to problematic heat generation and causing difficulties in increasing circuit density.

Previously, in order to detect discrepancies in the data-reading cycle, it was necessary to detect the signal four times with different timing for each bit of data, with the power consumption for each timing generator taking up a significant proportion of the power consumption of the module as a whole. Now, the University of Toronto and Fujitsu Laboratories have developed a new timing extraction technology that can operate on the same cycle as the data transmission speed, detecting once for each bit discrepancies in the reading cycle from amplitude information in the input signal. The result is that the number of timing generators can be reduced to one-fourth that of previous architectures, successfully cutting power consumed by the optical module as a whole to about 70% that of previous technologies.

This technology lowers the power consumption of optical modules, enabling high traffic transmission capability through denser implementations and thereby improving datacenter processing capability.

Details of this technology will be announced at the IEEE International Solid-State Circuits Conference 2017, which is the largest conference for semiconductor technology, being held from February 5 in San Francisco (ISSCC session numbers 6.6)

Development Background

With the spread of big data analysis and cloud services, there is a demand for high data transfer capability between servers and each switch. For this reason, there is a demand for higher speed, greater miniaturization, and higher density implementations for the optical modules used in communication between servers and switches.

Issues

Reducing the number of components in optical modules is an effective way to reduce the power consumption and improve miniaturization. For this reason, referenceless CDRs, which do not require a standard timing (reference), are used to enable the elimination of the crystal oscillator.

The circuits that regulate the observation of the input signal and the reading of data in existing referenceless CDRs, however, must operate at high speed, leading to high power consumption, as well as difficulties in high density installation due to heat that accompanies this power consumption.

http://www.acnnewswire.com/topimg/Low_FujitsuCDRFig1.jpg
Figure 1: Structure of the connection between a CPU and an optical module using referenceless CDRs

With existing referenceless CDR architectures, the CDR decides whether each bit of data is a 1 or a 0 four times, and the data-reading cycle is regulated by observing changes in the results of each decision.

The input signal is observed with respect to clocks 1 through 4-generated by the timing generators- as it changes from 0 to 1, and each bit is assigned a 1 or a 0. This makes it possible to observe between which two clocks the data changed from 0 to 1 or vice versa. For example, as shown in Fig. 2, when the crossover point is observed to change from A-B-C-D, it can be understood that the data-reading cycle is shorter than the input signal. If the opposite change, from D-C-B-A, is observed, it can be understood that the data-reading cycle is longer than the input signal.

http://www.acnnewswire.com/topimg/Low_FujitsuCDRFig2.jpg
Figure 2: Architecture of existing referenceless CDR and frequency difference detection

About the Technology

Now, Fujitsu Laboratories and the University of Toronto have developed technology that reduces the power consumption of referenceless CDRs by using a new method to detect discrepancies in the data-reading cycle from the amplitude information of the input signal.

With this technology, in order to detect discrepancies in the data-reading cycle from amplitude information, three decision circuits with different threshold levels (low, medium, and high) determining whether the input signal is a 0 or a 1, all operate at the same timing to investigate the change in the input signal. For example, when the input signal changes from 0 to 1, if the three results determined by the timing of clock 1 are "0,1,1", then it can be determined that the point at which the input signal changed is earlier than the determination timing of clock 1 (yellow area in Fig. 3), while if the results are "0,0,1", then it can be determined that the point at which the input signal changed is later than the determination timing of clock 1 (green area in Fig. 3). Then, by investigating how that timing is changing, timing discrepancies can be detected.

With this technology, it becomes possible to reduce the number of timing generators to one fourth that of previous architectures (Fig. 4).

http://www.acnnewswire.com/topimg/Low_FujitsuCDRFig3.jpg
Figure 3: Timing detection method

http://www.acnnewswire.com/topimg/Low_FujitsuCDRFig4.jpg
Figure 4: New referenceless CDR architecture

Effects

With this newly developed technology, the power consumption of referenceless CDRs can be reduced to 55% that of previous architectures, cutting power consumption of optical modules to 70%. This means it is now possible to implement optical modules in higher densities than before. This is expected to contribute greatly to improving the performance of datacenters.

Future Plans

Fujitsu Laboratories is aiming for the commercialization of this newly-developed technology in fiscal 2019.

(1) Referenceless CDR
Clock and data recovery circuit. A type of receiver used in data transmission which extracts timing information (clock data) from the received data, without using a high-accuracy reference signal to generate the timing information needed to determine if the received data is a 0 or a 1.
(2) Timing adjustment technology
The University of Toronto and Fujitsu Laboratories have also developed a timing adjustment technology (ISSCC session number 6.7) to improve the reliability of receivers in response to the influence of changes in temperature or noise. This offers highly reliable receivers that are independent from environmental changes.

About The Edward S. Rogers Sr. Department of Electrical & Computer Engineering at the University of Toronto

Founded in 1909, The Edward S. Rogers Sr. Department of Electrical & Computer Engineering (ECE) at the University of Toronto maintains a proud history of innovative education and world-leading research. We are the top-ranked ECE department in Canada and among the best in the world. Our strong emphasis on teaching excellence means both undergraduate and graduate students learn from professors who are international leaders in their fields, in a vibrant and diverse environment. ECE graduates become leaders in every possible field, from mobile to medicine, energy to entertainment. For more on our degree programs, research and events, visit www.ece.utoronto.ca

About Fujitsu Laboratories

Founded in 1968 as a wholly owned subsidiary of Fujitsu Limited, Fujitsu Laboratories Ltd. is one of the premier research centers in the world. With a global network of laboratories in Japan, China, the United States and Europe, the organization conducts a wide range of basic and applied research in the areas of Next-generation Services, Computer Servers, Networks, Electronic Devices and Advanced Materials. For more information, please see: http://www.fujitsu.com/jp/group/labs/en/.


Contact:
University of Toronto
E-mail: ali@ece.utoronto.ca

Fujitsu Laboratories Ltd.
E-mail: hsio2017@ml.labs.fujitsu.com

Fujitsu Limited
Public and Investor Relations
Tel: +81-3-3215-5259
URL: www.fujitsu.com/global/news/contacts/


Topic: Press release summary
Source: Fujitsu Ltd

Sectors: Electronics
http://www.acnnewswire.com
From the Asia Corporate News Network


Copyright © 2025 ACN Newswire. All rights reserved. A division of Asia Corporate News Network.


Fujitsu Ltd Links

http://www.fujitsu.com

https://plus.google.com/+Fujitsu

https://www.facebook.com/FujitsuJapan

https://twitter.com/Fujitsu_Global

https://www.youtube.com/user/FujitsuOfficial

https://www.linkedin.com/company/fujitsu/

Fujitsu Ltd
Oct 1, 2025 22:09 HKT/SGT
Fujitsu showcases AI technologies for human augmentation at CEATEC 2025
Sept 29, 2025 13:06 HKT/SGT
Fujitsu and AIST sign collaboration agreement to strengthen international industrial competitiveness in quantum technology
Sept 25, 2025 18:37 HKT/SGT
SC Ventures and Fujitsu join forces to incubate Project Quanta
Sept 24, 2025 17:00 HKT/SGT
Kyushu Electric Power, IIJ, QTnet, 1Finity and Nautilus Technologies Launching Demonstration Project for Construction and Verification of Decentralized Digital Infrastructure
Sept 11, 2025 09:35 HKT/SGT
Kawasaki City becomes first dekokatsu subsidy municipality for promoting decarbonization lifestyle promotion project
Sept 8, 2025 13:28 HKT/SGT
Fujitsu develops generative AI reconstruction technology for optimized and energy-efficient AI models based on Takane LLM
Sept 3, 2025 09:58 HKT/SGT
Fujitsu, 1Finity and Arrcus sign strategic partnership agreement to deliver innovative network solutions for AI infrastructure
Aug 27, 2025 20:50 HKT/SGT
Fujitsu develops AI agent platform for the healthcare sector to enhance operational efficiency and ensure stable medical service provision
Aug 25, 2025 17:22 HKT/SGT
Shibaura Institute of Technology, Waseda University and Fujitsu develop quantum computer-based robot posture optimization
Aug 19, 2025 09:55 HKT/SGT
Fujitsu signs new licensing agreement with Palantir
More news >>
 News Alerts
Copyright © 2025 ACN Newswire - Asia Corporate News Network
Home | About us | Services | Partners | Events | Login | Contact us | Privacy Policy | Terms of Use | RSS
US: +1 214 890 4418 | China: +86 181 2376 3721 | Hong Kong: +852 8192 4922 | Singapore: +65 6549 7068 | Tokyo: +81 3 6859 8575

Connect With us: